Imagem de perfil de loi09dt1
Bandeira de Singapore Singapore, Singapore
Membro desde 9 de agosto de 2014
29 Recomendações


On-line Offline
A highly-skilled FPGA engineer with 6+ years experience and hundreds of FPGA/Verilog/VHDL projects using Xilinx/Altera FPGA Design Tools and Digital Logic Design using LogiSim/CEDAR. An FPGA/Verilog/VHDL Codementor and Founder of FPGA4student. Expertise: FPGA, Verilog, VHDL, Xilinx ISE, Vivado, Altera Quartus, Modelsim, Logisim, CEDAR, MIPS Assembly, Qtspim, MARS, PCB Design, Altium Designer, OrCAD, PSpice, Proteus, Arduino, VLSI/CMOS Design, Cadence ADE, /Virtuoso/Layout/Digital ASIC Design from RTL-GDSII. - Featured FPGA projects: + Video/Image Processing on FPGA: FPGA/Verilog/VHDL Implementation of Gesture Recognition, Fingerprint Identification, Image Compression in Wavelet Domain using DWT and SPIHT, Image Enhancements including Noise Filtering. + Fixed-point and Floating Point FPGA projects in Verilog/VHDL + AES, SHA 128, 192, 256 Implementations on FPGA + Single/Multicycle/Pipelined RISC/MIPS Processors in Verilog/VHDL/Logisim + Games on FPGA and many other projects
$50 USD/hr
177 comentários
  • 98%Trabalhos concluídos
  • 93%No Orçamento
  • 97%Pontualmente
  • 14%Taxa de Recontratação


Comentários recentes


FPGA/Verilog/VHDL Developers

Jan 2018

Founder of FPGA4student. An experienced FPGA/Verilog/VHDL Engineer with more than 6 years experience and hundreds of FPGA projects in Verilog/ VHDL, Digital Logic/Circuit/System Design in LogiSim/CEDAR, and MIPS Assembly. Expertise: Xilinx ISE, Vivado, Quartus, Modelsim, Logisim, CEDAR, Qtspim, MARS, PSpice, Altium, OrCAD, Proteus, Arduino.


Nov 2016

FPGA4student where shares free FPGA/Verilog/VHDL source code/ projects/ tutorials with EEE students. Also offering FPGA/Verilog/VHDL Design/ Tutoring/ Consulting Services.


Sep 2014 - Dec 2014 (3 months)

VLSI/Verilog Implementation

Experienced FPGA/Verilog/VHDL Engineer

Aug 2014

An experienced FPGA/Verilog/VHDL engineer with more than 6 years experiences on FPGA Design using Verilog/ VHDL, digital logic design LogiSim, Circuit design, MIPS Assembly, etc.

Internship Student

Oct 2013 - Feb 2014 (4 months)

ASIC Design

Internship Student

Jun 2012 - Aug 2012 (2 months)

Microcontroller and Embedded Programming


Bachelor of Engineering

2009 - 2014 (5 years)

IC Design Course

2013 - 2014 (1 year)


Certificate of Merit (2010)

Danang University of Technology

Best students in class

Intel Vietnam Engineering scholarship (2012)

Intel Vietnam

Scholarship for top engineering students at DUT in 2011 and 2012

Odon Vallet scholarship (2013)

Prof. Odon Vallet and "Meeting Vietnam" Organization

Scholarship for best performed students in central region of Vietnam in 2013

IC Design Course Completion (2014)


IC Design Course using Synopsys Design Tools


A FPGA-Based Embedded Fingerprint Identification System

A FPGA-Based Embedded Fingerprint Identification System

A FPGA-Based Embedded Fingerprint Identification System

A FPGA-Based Embedded Fingerprint Identification System on the 2014 National Conference on Electronics, Communications and Information Technology – REV-ECIT 2014


  • Preferred Freelancer Program SLA
  • Numeracy 1
  • Digital Electronics Level 1
  • Analog Electronics Level 1
  • UK English 1
  • US English Level 1


  • Conectado com o Facebook
  • Freelancer Preferencial
  • Pagamento Verificado
  • Telefone Verificado
  • Identidade Verificada
  • E-mail Verificado

Minhas habilidades principais

Pesquisar Freelancers similares